Dataflow Analysis and Optimization of High Level Language Code for Hardware-Software Co-Design

Files
etd.pdf (572.87 KB)
Downloads: 191
TR Number
Date
1996-05-07
Journal Title
Journal ISSN
Volume Title
Publisher
Virginia Tech
Abstract

Recent advancements in FPGA technology have provided devices which are not only suited for digital logic prototyping, but also are capable of implementing complex computations. The use of these devices in multi-FPGA Custom Computing Machines (CCMs) has provided the potential to execute large sections of programs entirely in custom hardware which can provide a substantial speedup over execution in a general-purpose sequential processor. Unfortunately, the development tools currently available for CCMs do not allow users to easily configure multi-FPGA platforms. In order to exploit the capabilities of such an architecture, a procedure has been developed to perform a dataflow analysis of programs written in C which is capable of several hardware-specific optimizations. This, together with other software tools developed for this purpose, allows CCMs and their host processors to be targeted from the same high-level specification.

Description
Keywords
CCM, co-design, hardware compilation
Citation
Collections