High Quality Transition and Small Delay Fault ATPG

dc.contributor.authorGupta, Puneeten
dc.contributor.committeechairMichael S, Hsiaoen
dc.contributor.committeememberHa, Dong Samen
dc.contributor.committeememberShukla, Sandeep K.en
dc.contributor.departmentElectrical and Computer Engineeringen
dc.date.accessioned2011-08-06T14:45:44Zen
dc.date.adate2004-02-27en
dc.date.available2011-08-06T14:45:44Zen
dc.date.issued1999-11-19en
dc.date.rdate2004-02-27en
dc.date.sdate2004-02-20en
dc.description.abstractPath selection and generating tests for small delay faults is an important issue in the delay fault area. A novel technique for generating effective vectors for delay defects is the first issue that we have presented in the thesis. The test set achieves high path delay fault coverage to capture small-distributed delay defects and high transition fault coverage to capture gross delay defects. Furthermore, non-robust paths for ATPG are filtered (selected) carefully so that there is a minimum overlap with the already tested robust paths. A relationship between path delay fault model and transition fault model has been observed which helps us reduce the number of non-robust paths considered for test generation. To generate tests for robust and non-robust paths, a deterministic ATPG engine is developed. To deal with small delay faults, we have proposed a new transition fault model called As late As Possible Transition Fault (ALAPTF) Model. The model aims at detecting smaller delays, which will be missed by both the traditional transition fault model and the path delay model. The model makes sure that each transition is launched as late as possible at the fault site, accumulating the small delay defects along its way. Because some transition faults may require multiple paths to be launched, simple path-delay model will miss such faults. The algorithm proposed also detects robust and non-robust paths along with the transition faults and the execution time is linear to the circuit size. Results on ISCAS'85 and ISCAS'89 benchmark circuits shows that for all the cases, the new model is capable of detecting smaller gate delays and produces better results in case of process variations. Results also show that the filtered non-robust path set can be reduced to 40% smaller than the conventional path set without losing delay defect coverage.en
dc.description.degreeMaster of Scienceen
dc.format.mediumETDen
dc.identifier.otheretd-02202004-214315en
dc.identifier.sourceurlhttp://scholar.lib.vt.edu/theses/available/etd-02202004-214315en
dc.identifier.urihttp://hdl.handle.net/10919/9725en
dc.publisherVirginia Techen
dc.relation.haspartfullthesis.pdfen
dc.rightsIn Copyrighten
dc.rights.urihttp://rightsstatements.org/vocab/InC/1.0/en
dc.subjectNon-Robust Pathsen
dc.subjectRobust Pathsen
dc.subjectDelay Testingen
dc.subjectTransition Faultsen
dc.titleHigh Quality Transition and Small Delay Fault ATPGen
dc.typeThesisen
thesis.degree.disciplineElectrical and Computer Engineeringen
thesis.degree.grantorVirginia Polytechnic Institute and State Universityen
thesis.degree.levelmastersen
thesis.degree.nameMaster of Scienceen

Files

Original bundle
Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
fullthesis.pdf
Size:
846.69 KB
Format:
Adobe Portable Document Format

Collections