

# **PROGRESS REVIEW • OPEN ACCESS**

# Power device breakdown mechanism and characterization: review and perspective

To cite this article: Ruizhe Zhang and Yuhao Zhang 2023 Jpn. J. Appl. Phys. 62 SC0806

View the article online for updates and enhancements.

# You may also like

- <u>Current Status and Emerging Trends in</u> <u>Wide Bandgap (WBG) Semiconductor</u> <u>Power Switching Devices</u> Krishna Shenai, Michael Dudley and Robert F. Davis
- <u>Review—Ultra-Wide-Bandgap AlGaN</u> <u>Power Electronic Devices</u> R. J. Kaplar, A. A. Allerman, A. M. Armstrong et al.
- <u>The possibility of gallium oxide (-Ga<sub>2</sub>O<sub>3</sub>)</u> <u>heterojunction bipolar transistors</u> Mahek Mehta and Sushobhan Avasthi



# Power device breakdown mechanism and characterization: review and perspective

Ruizhe Zhang<sup>1</sup> and Yuhao Zhang<sup>1,2\*</sup>

<sup>1</sup>Center for Power Electronics Systems, Bradley Department of Electrical and Computer Engineering, Virginia Polytechnic Institute and State University (Virginia Tech), Blacksburg, United States of America

<sup>2</sup>Department of Material Science and Engineering, Virginia Polytechnic Institute and State University, Blacksburg, United States of America

#### \*E-mail: yhzhang@vt.edu

Received November 14, 2022; revised January 11, 2023; accepted January 16, 2023; published online February 9, 2023

Breakdown voltage (BV) is arguably one of the most critical parameters for power devices. While avalanche breakdown is prevailing in silicon and silicon carbide devices, it is lacking in many wide bandgap (WBG) and ultra-wide bandgap (UWBG) devices, such as the gallium nitride high electron mobility transistor and existing UWBG devices, due to the deployment of junction-less device structures or the inherent material challenges of forming p-n junctions. This paper starts with a survey of avalanche and non-avalanche breakdown mechanisms in WBG and UWBG devices, followed by the distinction between the static and dynamic BV. Various BV characterization methods, including the static and pulse I-V sweep, unclamped and clamped inductive switching, as well as continuous overvoltage switching, are comparatively introduced. The device physics behind the time- and frequency-dependent BV as well as the enabling device structures for avalanche breakdown are also discussed. The paper concludes by identifying research gaps for understanding the breakdown of WBG and UWBG power devices. (© 2023 The Author(s). Published on behalf of The Japan Society of Applied Physics by IOP Publishing Ltd

# 1. Introduction

Power electronics is employed for electrical energy conversion in consumer electronics, electric vehicles, data centers, renewable energy systems, and electric grids, among many other applications. Central to a power electronics system is the power semiconductor device, which functions as a solidstate switch that blocks high voltage in the off-state, conducts high current in the on-state, and switches between the on- and off-states at high frequency.<sup>1)</sup> The global power semiconductor market has reached a value of about \$40 billion in 2021 and is expected to exceed \$50 billion by 2027.<sup>2)</sup>

Over the last several decades, a strong momentum for advances in power devices and power electronics is the adoption of wide-bandgap (WBG) semiconductors, such as gallium nitride (GaN) and silicon carbide (SiC). WBG devices such as the GaN high electron mobility transistors (HEMT) and SiC MOSFET have been commercialized, offering superior performance over silicon (Si) devices by advancing the efficiency, frequency, form factor, and power density of power electronics systems.<sup>1,3–7)</sup> On the horizon, power devices based on ultra-wide bandgap (UWBG) semiconductors such as gallium oxide (Ga<sub>2</sub>O<sub>3</sub>),<sup>8–10)</sup> aluminum nitride (AlN), aluminum gallium nitride (AlGaN),<sup>11,12)</sup> and diamond,<sup>13)</sup> are seeing fast progress. These devices promise theoretical limits superior to the WBG and Si counterparts.

Breakdown voltage (BV) is arguably one of the most important parameters for power devices. Si and WBG devices have demonstrated a very wide range of BV from a few volts<sup>14)</sup> to over 10 000 V.<sup>15–18)</sup> From the system requirement, some specific voltage ratings (e.g. 100 V, 600 V, 1200 V, 1700 V, 3300 V, 6500 V, 10 000 V) have been standardized for power devices. The BV should be designed to be higher than a specific voltage rating with a minimally sufficient overvoltage margin. This margin is required as the transient overvoltage is commonly seen in converters due to the unstable input voltage busbar, off-state voltage ringing,<sup>19,20)</sup> surge energy from the load,<sup>21)</sup> and the imbalanced voltage sharing in series device connection.<sup>22)</sup> On the other hand, the device specific on-resistance upscales with BV. Hence, an excessive BV margin compromises the device performance. To design the device BV and select the optimal margin, it is essential to understand the breakdown mechanism in power devices.

Avalanche is a desirable breakdown mechanism that has been realized in most of the commercially available Si and SiC power devices. The avalanche is an impact ionization (I. I.) and multiplication process that usually occurs at the p-n junction. This breakdown is non-destructive and allows the device to pass a relatively large current at BV. However, it is very challenging to realize the avalanche breakdown in many WBG and UWBG devices due to the limitations of either the device structure or the material property. For example, despite the good avalanche capability of GaN p-n junctions,<sup>23)</sup> the GaN HEMT has no p-n junction connected between the source and drain, leading to a minimal avalanche capability. In most UWBG materials, the formation of highquality, native p-n junctions is hindered by the lack of efficient doping in either the n-type or the p-type<sup>24,25)</sup> For example, the p-type doping is nearly inviable in Ga<sub>2</sub>O<sub>3</sub>; the n-type doping is difficult in diamond; both donors and acceptors are deep in AlN. Despite the feasibility of polarization doping in AlGaN, the I. I. viability remains an open question. As a result, no avalanche breakdown has been reported in UWBG devices to date.

The breakdown in non-avalanche devices could have resulted from the premature breakdown in dielectrics and interfaces due to the non-optimal device designs. To study the intrinsic semiconductor breakdown in non-avalanche devices, devices with careful optimizations in the electric field (E-field) management are desirable. The recent availability of commercial GaN HEMTs with well-optimized field plates provides an excellent device platform. In addition, in the same GaN material system, the comparison between GaN HEMTs and other avalanche GaN devices makes it clear the enabling building block for avalanche breakdown. These



Content from this work may be used under the terms of the Creative Commons Attribution 4.0 license. Any further distribution of this work must maintain attribution to the author(s) and the title of the work, journal citation and DOI. © 2023 The Author(s). Published on behalf of results have provided critical references for understanding the breakdown of the emerging UWBG devices. For example, breakdown behaviors similar to GaN HEMTs have been revealed in  $Ga_2O_3$  devices.

Another field that recently generated new knowledge is the power device breakdown in switching transients, i.e. the dynamic breakdown. As power devices undergo switching in practical applications, the dynamic BV ( $BV_{DYN}$ ) represents the device's true overvoltage margin in circuits. Particularly, for devices with considerable traps, as the carrier trapping/de-trapping is time-dependent, and the trapped carriers could impact the E-field profile, the device's  $BV_{DYN}$  can be time-and frequency-dependent. Recently, a few novel circuit methods have been developed to accurately measure the device's  $BV_{DYN}$  across various time scales down to the nanosecond scale or under continuous switching up to the megahertz frequency. These methods expanded the BV characterization tools beyond the conventional current–voltage (*I–V*) sweep.

This paper aims to overview the avalanche and nonavalanche breakdown mechanisms and the BV characterizations under static and dynamic conditions. Most mechanisms and characterizations focused on in this article are material agnostic and reflect the inherent properties of various power devices. This paper is organized as follows. Section 2 presents various breakdown mechanisms. Section 3 discusses the distinction between static and dynamic BV, followed by Sect. 4 surveying various BV characterization methods. Section 5 discusses the enabling device building block for avalanche breakdown. Section 6 discusses the immediate research needs and Sect. 7 concludes the whole paper. Note that this paper focuses on the device breakdown under the off-state drain-source (or anode-cathode) voltage; the gate breakdown<sup>26)</sup> and the breakdown under the overcurrent conditions (e.g. surge current<sup>23,27)</sup> short-circuit with high blocking voltage<sup>28)</sup>) are also important failure mechanisms of power devices but will not be discussed in this paper.

#### 2. Breakdown mechanisms

From the application standpoint, the breakdown mechanism of power devices can be divided into two categories, avalanche and non-avalanche breakdown. The avalanche breakdown is usually a non-destructive process and allows the device to pass a considerable current at BV. By contrast, the non-avalanche breakdown is often destructive and cannot accommodate much excessive current beyond the off-state leakage current. In this section, we discuss both breakdown mechanisms from the device physics perspective and exemplify them in various power transistors.

# 2.1. Avalanche breakdown

Avalanche breakdown relies on the I. I. and multiplication process that is initiated in the semiconductor region of the peak E-field in a power device. To maintain a sustained avalanche, the carriers produced in the I. I. and multiplication have to be effectively removed from the device structure. As an example, Fig. 1(a) illustrates the avalanche process in a power MOSFET. At a sufficiently high drain-to-source voltage ( $V_{DS}$ ), the peak E-field is located at the p-n junction between the p-type base and n-type drift region, leading to the initiation of the I. I. there. The accelerated carriers collide with lattice atoms and generate an increasing number of electron-hole pairs. The generated holes are removed through the p-base and the source; the electrons are removed through the n-drift layer, substrate, and drain contact. The continued I. I. and multiplication as well as the effective carrier removal can support a considerable avalanche current ( $I_{AVA}$ ).

Avalanche breakdown is desirable for power devices in two ways. From the device standpoint, avalanche breakdown is usually non-destructive, as the fast generation and effective removal of I. I. carriers prevent the further rise of the peak Efield and minimize the risk of electrical breakdown. In addition, the I. I. coefficient of either electron or hole in many materials including SiC<sup>29,30)</sup> and GaN<sup>31,32)</sup> has a negative temperature dependence, leading to a positive temperature coefficient of the avalanche BV (BVAVA). As an example, Fig. 1(b) shows the temperature-dependent offstate *I*–*V* characteristics of a GaN p-n junction diode.<sup>23)</sup> The BV<sub>AVA</sub>'s positive temperature coefficient provides an additional overvoltage margin for power devices at elevated temperatures. From the system standpoint, the concurrence of high  $I_{AVA}$  and high  $V_{DS}$  in power devices produces a resistive heat dissipation, allowing for dissipating the system surge energy in power devices through avalanching. This dissipation prevents the continued circulation of surge energy in power converters, which may produce undesirable resonances among passive components and lead to destructive component failures.

The power device failure in avalanche breakdown is usually thermally limited. The critical parameter that represents the limit of avalanche breakdown is the energy instead of voltage. The critical avalanche energy  $(E_{AVA})$  represents the maximum avalanche energy that a power device can endure without triggering the thermal runaway or reaching the intrinsic junction temperature limit. This  $E_{AVA}$  is included in the datasheet of many commercial devices. Comparable  $E_{AVA}$  has been revealed in GaN and SiC p-n junctions, with a density of  $E_{AVA}$  higher than Si.<sup>23)</sup> In addition to thermal failure, in some power transistors such as MOSFET and insulated-gate bipolar transistor (IGBT), non-ideal avalanche failure mechanisms include the turn-on of the parasitic bipolar junction transistor (BJT)<sup>33)</sup> and the parasitic thyristor,  $\frac{34}{10}$  respectively. As shown in Fig. 1(c), in a MOSFET, the parasitic BJT can be falsely turned on due to the high  $I_{AVA}$  flowing through the p-base and the decreased p-n junction built-in potential at high temperatures. This effect can induce direct thermal failure or a second avalanche breakdown at a much lower BVAVA. While the failure induced by the parasitic BJT turn-on has been reported in SiC MOSFETs,<sup>34,35)</sup> it is generally a less pressing issue in WBG and UWBG power transistors as compared to the Si counterpart due to the larger built-in potential of WBG and UWBG p-n junctions.

#### 2.2. Non-avalanche breakdown

Avalanche breakdown is not a natural gift that comes with any power device; the non-avalanche breakdown is even more common. The mechanisms of non-avalanche breakdown are diverse, but they can be roughly grouped into two categories: (a) premature breakdown before the peak E-field in semiconductor is sufficient to initiate the I. I.; (b) after the I. I. initiates, the carrier removal is inefficient, leading to the local carrier accumulation and destructive E-field crowding. An obvious example of (a) is when the peak E-field in © 2023 The Author(s). Published on behalf of

SC0806-2

The Japan Society of Applied Physics by IOP Publishing Ltd



**Fig. 1.** (Color online) (a) Illustration of the avalanche breakdown in a power MOSFET. @ Copyright 2020 IEEE. Reprinted with permission from Ref. 21. (b) Off-state *I*–*V* characteristics of a GaN p-n diode at various temperatures. @ Copyright 2021 IEEE. Reprinted with permission from Ref. 23. (c) Illustration of the parasitic BJT turn-on in a power MOSFET induced by the avalanche current through the p-base and the resulted potential raise.

dielectrics and Schottky junctions reach the respective material breakdown field before that occurs in semiconductor. This leads to a destructive breakdown in dielectrics, surfaces, and interfaces without exploiting the full blocking capability of semiconductors. Some other mechanisms in (a) have been discussed for GaN HEMTs.<sup>36)</sup> Here we focus on some less explicit non-avalanche breakdown mechanisms that occur in the semiconductor regions of power devices and expand the discussion into more diverse types of power devices.

Punch-through is a common premature breakdown mechanism. The high blocking voltage could weaken the critical potential/energy barrier in the main junction or channel, leading to the fast ramp-up of leakage current. Examples of the punch-through in power diodes include the full depletion of the  $p^+$ -type region in a  $p^+$ -n<sup>-</sup> diode or the Schottky barrier lowering due to the image force. In power transistors, punchthrough is commonly seen in junction-less field-effect transistors (FETs). An example is the fin-channel power MOSFET (Fin-MOSFET) [Fig. 2(a)], which realizes the enhancement-mode (E-mode) operation relying on the sidewall MOS gate stack to deplete the narrow fin channel.<sup>25)</sup> This Fin-MOSFET has recently demonstrated excellent performance in GaN<sup>37–41)</sup> and Ga<sub>2</sub>O<sub>3</sub>.<sup>42,43)</sup> Its breakdown mechanism is found to be sensitive to the energy barrier in the fin channel, which is determined by the gate/ drain biases, fin geometries, and interface charges.<sup>44)</sup> At zero gate bias, a Fin-MOSFET with 450 nm fin width suffers from the punch-through [Fig. 2(b)] due to the drain-induced barrier lowering (DIBL) effect [Fig. 2(c)]. By shrinking the fin width, the channel barrier is raised to eliminate the DIBL and enable a much higher BV occurring at the edge termination [Fig. 2(d)].

A similar punch-through breakdown is also widely seen in the HEMT, another type of junction-less transistor, particularly at high temperatures and zero gate bias.<sup>45,46)</sup> The punchthrough usually places critical limitations on the gate length scaling, which is desirable to reduce the channel resistance, particularly for low-voltage power HEMTs. As a potential solution, a junction tri-gate gate stack has been recently proposed, which could strengthen the gate electrostatic control and eliminate the punch-through even at the scaled



**Fig. 2.** (Color online) (a) Schematic of a vertical GaN Fin-MOSFET unit-cell. (b) Off-state I-V characteristics of a Fin-MOSFET with 450 nm fin width, showing a punch-through breakdown. (c) Conduction band diagram along the fin channel at different drain biases, showing the DIBL effect. (d) Off-state I-V characteristics of a Fin-MOSFET with 200 nm fin width, showing an E-field induced breakdown at the edge termination region. @ Copyright 2019 AIP. Reprinted with permission from Ref. 44.

gate length, at the same time maintain a kilovolt BV with good thermal stability.  $^{45,47)}$ 

Another premature breakdown mechanism is related to carrier trapping. Traps can capture free carriers, form fixed charges over a specific time span, and significantly impact the E-field distribution inside the device structure. Moreover, trapping can be strengthened by high blocking voltage and Efield, e.g. the Poole-Frenkel effect.<sup>48)</sup> A widely reported leakage current and breakdown mechanism associated with traps is the space-charge-limited current (SCLC).<sup>49–55)</sup> In the SCLC, free carriers in the leakage current are trapped, forming space charges that dominate the following carrier transport.<sup>56,57)</sup> The SCLC usually features a power-law I-Vcurve until a current hump occurs at the trap-filled-limited voltage  $(V_{\text{TFL}})$ , the voltage at which all local available traps are filled. The trap origins and locations can be very diverse, e.g. intrinsic dislocation and defects and those formed in device fabrication.

As an example, trap-assisted SCLC is widely reported in vertical GaN devices on foreign substrates, in which traps are in the epitaxial drift region originating from dislocations, defects, or background impurity doping (e.g. carbon).<sup>58)</sup> Figure 3(a) illustrates the leakage and breakdown in vertical GaN devices on foreign substrates, where the  $V_{TFL}$  is usually lower than the BV<sub>AVA</sub> of the counterpart devices on native substrates. Another example involves the localized trap-filling in the edge termination region, which dominates the breakdown of a vertical GaN device.<sup>55)</sup> As shown in Fig. 3(b), at different temperatures, the sharp current humps



**Fig. 3.** (Color online) (a) Illustration of the off-state I-V characteristics of vertical GaN devices on foreign substrates (trap-assisted SCLC) and on native substrates (avalanche). (b) Reverse I-V characteristics of vertical GaN p-n diodes, showing the SCLC signature originated from the trap-filling in the edge termination region. Copyright @ 2020 IEEE. Reprinted with permission from Ref. 55.

ending at a similar current level indicate a trap-filling breakdown and its slightly positive temperature coefficient suggests that the  $V_{TFL}$  is very close to the avalanche regime. Finally, the trap-assisted SCLC could be a non-destructive breakdown, but it is difficult to accommodate a high current as in the avalanche and may suffer from poor repeatability due to the slow de-trapping of deep-level traps.

While the breakdown induced by punch-through and trapfilling is usually instantaneous, the material defects and the associated percolation process can also lead to a progressive breakdown. This percolation-induced breakdown is usually time-dependent and occurs at voltages much lower than the instantaneous BV. Broadly speaking, it can be viewed as a premature breakdown process on a longer time scale. This time-dependent breakdown has been reported in GaN-on-Si wafers between the drain contact and the Si substrate, which is ascribed primarily to a percolation process activated by the high E-field that leads to the generation of localized shunt paths.<sup>59,60)</sup> Other factors have also been reported to impact the percolation process and time-dependent BV, including the I. I. and Poole–Frenkel effects in the buffer layers<sup>61,62)</sup> as well as the substrate resistivity.<sup>63)</sup>

Through optimizations of the E-field management, material quality, and fabrication process, a power device could be devoid of premature breakdown in theory. However, this may not be sufficient to ensure an avalanche breakdown. The GaN HEMT is a good example.<sup>64)</sup> The peak E-field in commercial GaN HEMTs is usually located near the drain or in the gatedrain access region below the edge of the source field plates,<sup>21)</sup> as shown in Fig. 4(a). At high  $V_{DS}$  near the BV, I. I. initiates at these locations,<sup>64–66)</sup> producing excessive electrons and holes. While electrons are pulled out of the device from the drain, holes flow towards the buffer region, the substrate, and the p-GaN gate at which a negative bias is usually applied at the off-state. The hole removal is inefficient through either the gate stack or the substrate, due to the larger-bandgap AlGaN or AlN in the heterostructures or transition layers. Even in the gate injection transistor, which is known for the viability of hole injection from the p-GaN gate,<sup>67)</sup> the thin AlGaN barrier in the gate stack<sup>68)</sup> could still block the hole removal. This inefficient hole removal prevents the avalanche breakdown; the hole accumulation below the gate stack leads to the gate barrier lowering<sup>64)</sup> and E-field crowding, making the device suffer from a destructive breakdown.

Strong evidence for the I. I. and hole-limited breakdown in GaN HEMTs is recently revealed by repetitive switching tests.<sup>69–72)</sup> Commercial GaN HEMTs with various gate stacks are stressed to experience repetitive overvoltage switching near their BV. In each switching cycle, a voltage overshoot of up to 90% of BV is applied in the turn-off, and the device parametric shifts are monitored up to 1 million switching cycles. All these GaN HEMTs show the parametric shifts (e.g. threshold voltage, saturation current) as the consequence of the hole trapping in the gate stack and buffer region, and the device post-stress recovery is found to be dominated by the hole de-trapping and through-gate removal. Figs. 4(b)-4(d) show the simulated contours of the I. I. generation rate near the BV as well as the electron and hole current in the following off-state, respectively. These results suggest that hole removal is equally important as E-field



**Fig. 4.** (Color online) (a) Illustration of the carrier dynamics in the breakdown process of a GaN HEMT, including the impact ionization, electron removal, hole removal, and hole trapping. The simulated contours of (b) I. I. generation rate at  $V_{DS}$  near BV and the (c) electron current density and (d) hole current density in the following device off-state. "Tr." represents transitional, "FP" represents field plate; "S", "G" and "D" represent source, gate, and drain. (b)–(d): Copyright @ 2023 IEEE. Reprinted with permission from Ref. 69.

management for enabling the avalanche breakdown in power devices.

## 3. Static and dynamic BV

In power converters, BV quantifies the device overvoltage margin and provides a key reference for the control and protection circuitry. The device breakdown occurs in transient conditions with a usual slew rate (dv/dt) ranging from a few V  $ns^{-1}$  to over 100 V  $ns^{-1}$ . For example, in the turn-off process of WBG/UWBG devices, the circuit parasitic inductance could induce a resonant overvoltage on device with a dv/dt well above 100 V ns<sup>-1.21</sup>) This necessitates measuring the BV in the pulses down to the nanosecond (ns) scale. In some applications such as motor drives, under fault events, power device has to withstand the unclamped energy from the load. This energy also induces a resonant overvoltage, and its duration depends on the effective inductance of the load,<sup>21)</sup> which can be much larger than the parasitic inductance. This necessitates measuring the transient BV over a wide spectrum of pulse durations. The BV measured in these transient processes is often referred to as the dynamic BV (BV<sub>DYN</sub>), while the BV measured in a relatively long period (and very small slew rate) can be referred to as the static or quasi-static BV.

For avalanche devices, the BV measured in different time scales is usually identical and equal to the device's intrinsic  $BV_{AVA}$ . This applies to most unipolar power devices; some exceptions may exist in high-voltage bipolar devices due to the dynamic avalanche phenomenon.<sup>73)</sup> Figure 5(a) illustrates the typical waveforms for the avalanche breakdown under various pulse widths. However, such a time independence may not hold for the non-avalanche BV, particularly for device structures with considerable traps. The non-avalanche



**Fig. 5.** (Color online) Illustration of the dynamic breakdown voltage of (a) avalanche devices and (b) non-avalanche devices in the overvoltage pulses with three different pulse widths.

BV is determined by the E-field profile and the peak E-field magnitude, both of which can be significantly impacted by the trapped charges. The carrier trapping and de-trapping are time-dependent and highly dependent on the electrical stress history. This suggests that the E-field profile and device BV can be also time-dependent, making the dynamic BV dependent on the pulse width (and frequency in continuous switching) and distinct from the static BV, as illustrated in Fig. 5(b). In the next session, we will introduce various methods to characterize the static and dynamic BV.

#### 4. BV characterization methods

Overall, BV characterization can be grouped into two categories: the I-V sweep and the circuit-based test. In the I-V sweep, the device is constantly off with the leakage current measured as a function of the off-state bias until breakdown. In the circuit-based test, the device undergoes active switching with a controlled voltage overshoot to access its breakdown regime in dynamic conditions.

#### 4.1. Static and pulse *HV* sweep

The I-V sweep on a curve tracer is a routine BV measurement for bare-die and packaged power devices. There are

© 2023 The Author(s). Published on behalf of The Japan Society of Applied Physics by IOP Publishing Ltd usually two voltage sweeping modes: the quasi-static I-V sweep, in which the voltage is applied in a staircase manner, and the pulse I-V sweep, in which each voltage is applied from a zero or constant quiescent bias condition. These two modes can give distinct results, such as the leakage current.<sup>74)</sup> The advantages of the I-V sweep include the ease of test implementation and the accurate leakage current measurement. Using this method, the GaN HEMTs' static BV and BV<sub>DYN</sub> with various pulse widths above 20 ms have been measured.<sup>75)</sup>

A limitation of the *I–V* sweep is that the test condition deviates from the practical switching operation in inductive converters, as the device on-state and switching transients are missing. For example, the *I–V* sweep cannot measure the device  $BV_{DYN}$  in hard switching, in which high current and high voltage are applied concurrently. Besides, as compared to the converter operations,<sup>76–78</sup> the highest *dv/dt* provided by the pulse *I–V* measurement system is much lower. This gap may lead to a difference in  $BV_{DYN}$  measured in the pulse *I–V* sweep and practical converters, e.g. for various types of GaN HEMTs.<sup>75</sup> This comparison will be elaborated in Sect. 5.

#### 4.2. Circuit-based measurement

A widely used circuit to characterize the breakdown for avalanche devices is the unclamped inductive switching (UIS) circuit,<sup>55,79,80)</sup> as shown in Fig. 6(a). In a UIS test, the device is first turned on to charge the loop inductor ( $L_{loop}$ ), then the device is turned off and the energy stored in  $L_{loop}$  triggers high voltage overshoot due to the resonance between  $L_{loop}$  and the device's output capacitor. Figure 6(b) illustrates the UIS test waveforms of an avalanche power device. The  $V_{DS}$  overshoot is clamped by the device's  $BV_{AVA}$ ; the avalanche current ( $I_{AVA}$ ) gradually reduces to zero, accompanied by the resistive dissipation of the energy originally stored in the  $L_{loop}$ . The  $E_{AVA}$  can be calculated through an integration of the product of voltage and current from the  $I_{DS}-V_{DS}$  waveform.

For non-avalanche devices, three circuits have been developed for  $BV_{DYN}$  characterization. Although the commercial GaN HEMTs are mainly studied, these methods are universal to all non-avalanche devices; some methods have



**Fig. 6.** (Color online) (a) Circuit schematic of the UIS test. Typical UIS waveforms of an (b) avalanche device and a (c) non-avalanche device. "DUT" represents the device under test.

already been deployed to characterize other emerging UWBG devices.

First, the UIS circuit is also suitable for non-avalanche devices. In the UIS waveform for non-avalanche devices, the resonance will not be clamped by BVAVA; instead, the device fails when the peak resonant  $V_{\rm DS}$  reaches  ${\rm BV}_{\rm DYN}$  [Fig. 6 (c)].<sup>21,81)</sup> The amplitude and pulse period of this resonance can be tuned by the inductor charging time, value of the loop inductor, and an additional capacitor in parallel with the device,  $^{75}$  covering a large range of dv/dt from hundreds of V  $s^{-1}$  to over 100 V ns<sup>-1</sup>. The application of this method to GaN HEMTs unveils a strong dependence of  $BV_{DYN}$  on the pulse width.<sup>75)</sup> Thanks to the simple circuit topology and setup, the UIS test has become very popular for  $BV_{DYN}$ characterization in various device technologies, e.g. UWBG Ga<sub>2</sub>O<sub>3</sub> diodes,<sup>82)</sup> various types of industrial GaN HEMTs,<sup>83),84),85))</sup> emerging GaN diodes and HEMTs,<sup>86,87)</sup> as well as for different applications, e.g. high and cryogenic temperature tests,<sup>84,88)</sup> and on-wafer breakdown test.<sup>89)</sup>

While the UIS resembles the device's soft-switched turnoff in converters, it cannot best mimic the hard-switched turnoff, as the input voltage ( $V_{in}$ ) of the UIS test is usually very low and the device has minimal channel current during the voltage overshoot. To characterize the BV<sub>DYN</sub> in hard switching, a clamped inductive switching (CIS) test can be employed.<sup>21,70</sup> Figure 7 shows the circuit schematic and typical waveforms of the CIS test. The circuit is similar to the double-pulse test with a freewheeling diode. The overvoltage is triggered by a small air-core inductor ( $L_{air}$ ), mimicking the parasitic inductance of the PCB layout. In the CIS test, the  $V_{in}$ can be set as the typical busbar voltage in converters, i.e. 400 V for 600 V rated devices. The CIS tests applied to GaN HEMTs reveal an identical BV<sub>DYN</sub> under the CIS and UIS



**Fig. 7.** (Color online) (a) Circuit schematic of the CIS test. (b) Illustration of the typical CIS waveforms. "D" represents the freewheeling diode. " $L_{air}$ " represents an air-core inductor. "DUT" represents the device under test. © 2023 The Author(s). Published on behalf of

SC0806-6

6 The Japan Society of Applied Physics by IOP Publishing Ltd

tests with a similar pulse period.<sup>21,70,90</sup> Repetitive CIS test has also been performed to study device degradation mechanisms in an overvoltage condition.<sup>69,91,92</sup>

A common limitation of the UIS and CIS tests is the difficulty of reaching a very high switching frequency  $(f_{sw})$ . In continuous switching, a stable peak overvoltage requires the inductive energy to fully dissipate in each switching cycle. For non-avalanche devices, as minimal energy can be dissipated in the resonance, the natural energy damping in the UIS or CIS tests is long. Therefore, the reported  $f_{sw}$  in repetitive UIS or CIS tests is usually only several kHz<sup>86,91,93</sup> up to a maximum of 100 kHz,<sup>84,92)</sup> which is below the  $f_{sw}$  in many applications (hundreds of kHz).<sup>76,77,94)</sup> To perform a high-frequency overvoltage test, an active clamping circuit (ACC) test is demonstrated.<sup>95)</sup> The test circuit is illustrated in Fig. 8(a). It consists of a soft-switched buck converter with  $f_{sw}$  up to 1 MHz and peak overvoltage voltage above kilovolt. A  $L_{air}$  is to trigger a high  $V_{DS}$  overshoot in the device's hard turn-off transient, and an ACC is to dissipate the residual inductive energy in each switching cycle. Figure 8(b) shows the typical waveforms in the ACC test at  $1 \text{ MHz } f_{sw}$ . Each switching cycle contains one high  $V_{\rm DS}$  overshoot with an average dv/dt around 100 V ns<sup>-1</sup>. Recently, the ACC tests have been applied to multiple types of GaN HEMTs, unveiling their BV<sub>DYN</sub> up to MHz, which will be discussed in the next section.

#### 5. BV discrepancy in different testing conditions

In this section, two GaN devices, one with the avalanche capability and the other without, are used to showcase the discrepancy between the static and dynamic BV. Similar BV discrepancies reported in other material systems are also described.



**Fig. 8.** (Color online) (a) Circuit schematic of the ACC test. (b) Testing waveforms obtained from ACC at 1 MHz. Copyright @ 2022 IEEE. Reprinted with permission from Ref. 95.

#### 5.1. Avalanche BV discrepancy

In theory,  $BV_{AVA}$  is independent of the test conditions such as the pulse with or dv/dt. In some devices with trap-assisted premature breakdown, this argument may not hold. For example, a GaN p-n diode was recently reported to show a trap-assisted BV in the *I–V* sweep but an avalanche waveform in the UIS test; moreover, its static BV is ~400 V lower than the UIS  $BV_{AVA}$ .<sup>55)</sup> The entire *I–V* data from the *I–V* sweep and the UIS tests with various load inductors is shown in Fig. 9 for the GaN p-n diode and a commercial SiC counterpart.

This interesting behavior is explained by a trap-mediated avalanche process. At 1300 V, I. I. occurs at the device edge termination region. The I. I. generated holes gradually fill the donor-like traps, leading to the trap-filling signature in the I-V sweep. This process reforms the charge distribution and reduces the peak E-filed. Then the voltage continues to ramp-up until the avalanche occurs in the device active region at 1700 V. In the UIS test, as the high  $I_{AVA}$  immediately fills the traps, the  $BV_{AVA}$  is present. A similar process has been reported in other materials<sup>96)</sup> and devices<sup>97)</sup> and may also be expected in future UWBG devices with deep trap-based edge termination.<sup>98)</sup>

#### 5.2. Non-avalanche BV discrepancy

Here we use the results of an E-mode p-gate GaN HEMT to showcase the BV measured by different approaches. This GaN HEMT shows a static BV of ~950 V in the quasi-static I-V sweep [Fig. 10(a)]. By using the pulse I-V sweep and UIS circuit test, the device's  $BV_{DYN}$  is found to increase with the decreased pulse width, reaching ~1450 V at a pulse width of 25 ns  $(dv/dt > 100 \text{ V ns}^{-1})$  [Fig. 10(b)].<sup>75)</sup> The device's  $BV_{DYN}$  in the hard switching is also tested using the CIS circuit,<sup>69,70,90)</sup> revealing a  $BV_{DYN}$  nearly identical to the UIS test result under a similar dv/dt. Finally, the  $BV_{DYN}$  is characterized by the ACC circuit up to 1 MHz continuous switching, and the device shows an electrothermal failure at a lower  $BV_{DYN}$  due to the significant on-resistance (and conduction loss) increase in the high- $f_{SW}$  overvoltage switching.<sup>99</sup>

The above time- and frequency-dependent BV is explained by the dynamic trapping filling in the buffer region of the GaN HEMT structure, which is known to comprise acceptorlike trap states.<sup>100)</sup> Under the high off-state bias, electrons are



**Fig. 9.** (Color online) Combined I-V data of a GaN p-n diode from the quasi-static I-V sweep and UIS test, showing two breakdown processes due to the trap-filling and avalanche. "MPS" represents the merged-PN-Schottky diode, which is a reference device with near-ideal characteristics. Copyright @ 2020 IEEE. Reprinted with permission from Ref. 55.

© 2023 The Author(s). Published on behalf of The Japan Society of Applied Physics by IOP Publishing Ltd



**Fig. 10.** (Color online) (a) Quasi-static *I–V* sweep, revealing a static BV of 950 V. (b) Dynamic BV measured as a function of pulse width and temperature. (c) Simulated E-field contour inside a GaN HEMT with minimal and full buffer trapping at 950 V, revealing an increased peak E-field near the drain with the increased buffer trapping. Copyright @ 2020 IEEE. Reprinted with permission from Ref. 75.

injected from the source or Si substrate, part of which are captured by the trapped states,<sup>101)</sup> giving rise to net negative charges in the buffer layer, which increases the peak E-field magnitude near the drain side and lowers the device  $BV_{DYN}$  [Fig. 10(c)].<sup>75)</sup> In quasi-static *I–V* sweep, the occupation of trap states in the buffer layer is enhanced, leading to a static BV lower than the  $BV_{DYN}$ . Similarly, in continued switching with very high  $f_{SW}$ , there is no sufficient time for de-trapping in each cycle, resulting in an accumulation of trapped charges and thus not only a lower  $BV_{DYN}$  but also an increased on-resistance.<sup>99)</sup>

Note that the relative magnitude of the static and dynamic BV depends on the trapping under the dynamic condition and the impact of the trapped charges on the E-field distribution. In Cascode GaN HEMTs, the  $BV_{DYN}$  was found to be significantly lower than the static BV,<sup>84)</sup> which is opposite to

the case in p-gate GaN HEMTs. This phenomenon is explained by the internal Si MOSFET avalanching and the resultant hot electron injection into GaN HEMT under the dynamic switching condition.<sup>84,85</sup>

In addition to GaN HEMTs, a similar distinction between  $BV_{DYN}$  and static BV is also reported in devices based on various materials or architectures. In UWBG devices, a NiO/Ga<sub>2</sub>O<sub>3</sub> p-n heterojunction diode with optimal edge termination exhibits a destructive BV of 1.95 kV in the static *I–V* sweep and a BV<sub>DYN</sub> of 2.23 kV in the UIS test.<sup>82)</sup> Similarly, an AlGaN/GaN Schottky diode with a resistive energy dissipation path exhibits a destructive BV of 790 V in the static *I–V* sweep and a BV<sub>DYN</sub> of 1250 V in the UIS test.<sup>87)</sup> These results show the inherent distinction of BV under static and dynamic conditions in power devices.

#### 6. Key device design for avalanche breakdown

The learnings on many power devices such as p-n diodes, MOSFETs, IGBTs, etc. seem to consolidate that the p-n junction is the key enabling building block for the avalanche breakdown, and intuitively, the avalanche path is through the p-n junction. However, the recent study of a new GaN power transistor, the vertical GaN fin-channel JFET (Fin-JFET), suggests a need to revisit this statement. The GaN Fin-JFET consists of a plurality of submicron-meter wide, vertical n-GaN fin channels on top of an n-GaN drift region [Fig. 11 (a)].<sup>48,102)</sup> This Fin-JFET can realize the E-mode operation with a small channel resistance due to the high density of fin channels.<sup>25)</sup> Moreover, vertical GaN FinFET shows textbook-like avalanche waveforms in the UIS tests, being the first avalanche-capable GaN power transistor.<sup>48,102)</sup> The critical avalanche energy density is up to  $10 \text{ J} \text{ cm}^{-2}$ , which is comparable to SiC devices and much higher than Si devices.<sup>103)</sup>

The more interesting feature of the Fin-JFET breakdown is the capability of accommodating two distinct avalanche paths, which can be tuned by the gate driver. Undoubtedly, the natural avalanche path in GaN Fin-JFETs is through the gate p-n junction, producing an avalanche current flowing between the gate and drain.<sup>48,102)</sup> However, if the gate driver is designed to turn-on the fin channel during the avalanche process, the avalanche path can be tuned to flow between the source, fin channel, and drain, due to the lower resistance of the fin channel as compared to the p-GaN gate.<sup>103,104)</sup> This new avalanche scheme suggests that the avalanche path does not necessarily go through the p-n junction.

As compared to a conventional MOSFET driver, an RCinterface driver was found to lift the gate-to-source bias  $(V_{GS})$ above the threshold voltage  $(V_{\rm TH})$  during the avalanche process [Fig. 11(b)].<sup>104)</sup> As a result, the peak I. I. generation rate migrates to the foot of the n-GaN fin channel from the gate p-n junction [Fig. 11(c)].<sup>104)</sup> The I. I. generated electrons are pushed towards the drain, while a large number of electrons are extracted from the source to recombine with the I. I. generated holes. The remaining holes are removed through the p-GaN gate. These carrier dynamics lead to an "avalanche-through-fin" process with a high electron current through the n-GaN fin channel and a small hole current through the p-GaN gate [Fig. 11(d)]. This interesting avalanche path not only obviates a large current flowing into the gate driver but also allows for spatial separation of © 2023 The Author(s). Published on behalf of

The Japan Society of Applied Physics by IOP Publishing Ltd



**Fig. 11.** (Color online) (a) Schematic of the vertical GaN Fin-JFET structure. (b) Illustration of the avalanche current path in a Fin-JFET unit-cell with a MOSFET gate driver (left) and an RC-interface driver (right). (c) The simulated contours of the I. I. generation rates under the through-gate avalanche (left) and through-fin avalanche (right). (d) The simulated contours of electron current density and hole current density under the through-fin avalanche. Copyright @ 2022 IEEE. Reprinted with permission from Ref. 104.

the locations with the peak current stress (fin channel) and the peak E-field (p-n junction), which further enables a desirable failure-to-open-circuit signature (i.e.  $BV_{AVA}$  retained after the failure in the UIS test).<sup>103)</sup> The capability of accommodating a high channel current also produces a good short-circuit ruggedness of GaN Fin-JFETs at  $BV_{AVA}$ .<sup>28,105,106)</sup>

The viability to accommodate two avalanche paths modulated by the gate driver is the inherent property of power JFETs and not a feature specific to GaN. By tuning the gate driver design (e.g. gate driver resistance), the avalanche path has been shown to migrate from the gate p-n junction to the source fin channel in a SiC JFET, after the gate bias exceeds the threshold voltage.<sup>104)</sup> Even for a normally-ON SiC JFET, which has a wider channel, such transition has been demonstrated with the increased gate driver resistance.<sup>104)</sup>

The learnings on power JFETs suggest the viability of engineering an avalanche path that detours the p-n junction and tuning the device breakdown behaviors by the gate driver design. Note that, to enable a sustained avalanche breakdown, the p-n junction may still be needed for hole removal even if the major avalanche path is elsewhere. These learnings bring new understandings on the power device breakdown and provide useful references for the "design-forrobustness" in future power devices.

#### 7. Immediate research needs

New device structures and power semiconductors could bring new breakdown physics to power devices. With fast progress in WBG and UWBG power devices, numerous research opportunities lie in their breakdown physics and characterizations. This interdisciplinary field needs joint efforts from researchers in physics, material science, devices, circuits, and power electronics. Here we list several immediate research gaps to provoke exciting explorations in this field.

- Recently, the non-destructive breakdown has been demonstrated in GaN HEMTs by guiding an avalanche to occur in the SiC or Si substrate<sup>107,108)</sup> prior to the GaN HEMT breakdown. Pathways to enable the inherent avalanche in GaN HEMTs have also been proposed.<sup>64)</sup> These works present pathways to realize the avalanche in inherently non-avalanche devices by using the device building block with lower avalanche BV. However, open questions persist on if the avalanche breakdown can be realized in non-avalanche devices like GaN HEMTs with the exploitation of their full blocking capability.
- 2. Heterogeneous p-n junctions have been recently applied to a few WBG/UWBG systems to address the challenges of forming native p-n junctions<sup>10,109)</sup> or forming them in selective areas.<sup>109–111)</sup> High-performance devices have been demonstrated on the p-NiO/n-GaN junction,<sup>45,47,112,113)</sup> p-NiO/n-Ga<sub>2</sub>O<sub>3</sub> junction,<sup>114–118)</sup> p-GaN/n-Ga<sub>2</sub>O<sub>3</sub> junction,<sup>119,120)</sup> p-diamond/n-GaN junction,<sup>121,122)</sup> and p-diamond/ n-Ga<sub>2</sub>O<sub>3</sub> junction.<sup>123)</sup> With various band alignments and carrier transport mechanisms, it is still unknown if heterogeneous p-n junctions can enable the avalanche capability. Addressing this gap is key to exploring pathways to make robust power devices based on semiconductors lacking intrinsic bipolar doping.
- 3. In addition to new materials, the viability of realizing avalanche breakdown in emerging device architectures remains a fundamental gap. Multidimensional device architectures such as superjunction and multi-channel are critical drivers for power device advancement.<sup>1)</sup> Superjunction relies on alternative n- and p-type regions with balanced charges; it has achieved success in Si<sup>124)</sup> and has been recently demonstrated in SiC<sup>125)</sup> and GaN.<sup>112)</sup> In an ideal superjuncion, the impact ionization

produced carriers will impair the charge balance, lower the BV, and induce destructive failure. By contrast, an avalanche-capable superjunction device can be realized by using unbalanced doping, which compromises device performance.<sup>124)</sup> While avalanche is available in the Si superjunction, no avalanche breakdown has been reported in SiC and GaN superjunction, which requires future explorations.

- 4. In addition to non-avalanche BV, BV<sub>AVA</sub> could also differ under static and dynamic conditions, i.e. the dynamic avalanche phenomenon. $^{73)}$  This phenomenon is related to the internal plasma of free carriers with high concentration and thus only present in bipolar devices, such as bipolar diodes, thyristors, and IGBTs. This dynamic avalanche occurs at a voltage much lower than the static  $BV_{\rm AVA}$  and could lead to the formation of high-current filaments, which could be destructive. The physics and prevention of dynamic avalanche have been extensively studied in high-voltage, bipolar Si devices.<sup>73,126,127)</sup> Whereas, the dynamic avalanche has not been experimentally studied in WBG and UWBG devices. This is partly because WBG and UWBG devices have pushed the voltage boundary of unipolar devices to at least 10 kV.<sup>16-18,128)</sup> With the advent of future WBG/UWBG bipolar devices, e.g. 15-27 kV SiC bipolar diodes,<sup>129)</sup> dynamic avalanche is believed to be an important yet unexplored research topic.
- 5. The implanted, deep trap-based edge termination recently deployed is for device edge termination.<sup>38,98,130–133</sup> While the trap-filling process is known to govern the breakdown behaviors of these termination structures, their dynamic BV and the ruggedness under the repetitive overvoltage switching remain unknown. Intuitively, we envision two basic requirements of the trap-based edge termination for the device's stable operation in converters: (1) the trap ionization speed should be fast enough to ensure that the edge termination is functional in the fast-switching transient, which is a prerequisite for making BV<sub>DYN</sub> not smaller than the static BV (otherwise, the device needs to be de-rated); (2) the device blocking voltage in converter applications should be much smaller than the one rendering the trap's full filling in the edge termination, as otherwise, high leakage current and BV instability would be expected. In addition to the viability of the edge termination's functionality under fast-switching transient, it is also unclear if these implanted structures can maintain the blocking capability after the repetitive trap-filling.
- 6. From the BV characterization standpoint, the on-wafer setup to directly characterize the  $BV_{DYN}$  for bare-die devices is highly desirable. Most of the current circuits for  $BV_{DYN}$  characterization have been applied to packaged devices. We do not see fundamental road-blocks to developing such setups for on-wafer characterization, which could bring much higher flexibility and enable a fast cycle to directly probe the  $BV_{DYN}$ 's relation with specific device designs and processing steps. In addition, the on-wafer test platform could allow for the study of  $BV_{DYN}$  of devices with various breakdown mechanisms, such as punch-through,

percolation, etc., which are largely unexplored in the literature.

# 8. Summary

This paper reviews recent understandings of the avalanche and non-avalanche breakdown mechanisms and emphasizes the distinction between static and dynamic BV. Various BV characterization methods, including the static and pulse I-Vsweep as well as the circuit methods are comparatively introduced. The device physics behind the time- and frequency-dependent BV as well as the enabling device structures for avalanche breakdown are also discussed. Most of these learnings are material agnostic and applicable to power devices based on various WBG and UWBG semiconductors. The key takeaways include:

- 1. The realization of avalanche breakdown hinges on not only the I. I. and multiplication but also the effective removal of the generated carriers from the device structure.
- 2. The  $BV_{DYN}$  of non-avalanche devices can be quite different from the static BV, and  $BV_{DYN}$  could be dependent on pulse width and frequency in power switching.
- 3. The UIS, CIS, and ACC circuits are useful tools to characterize the  $BV_{DYN}$  in soft and hard switching and identify the device's true overvoltage margin in applications.
- 4. In the sweep, the device's avalanche capability could be blinded by the premature trap-filling process; the UIS circuit can test the device's true avalanche capability.
- 5. Distinct device avalanche paths can be tuned by the gate driver. The avalanche can detour the p-n junction, while the p-n junction may still be essential for hole removal.

# Acknowledgments

The authors acknowledge the funding support from the National Science Foundation Grants ECCS-2036740, ECCS-2202620, ECCS-2100504, and ECCS-2045001 as well as the CPES Industry Consortium at Virginia Tech. We greatly appreciate the continued collaboration with Prof. Florin Udrea, Prof. Wataru Saito, and Prof. Qiang Li as well as NexGen Power Systems.

## **ORCID** iDs

Yuhao Zhang https://orcid.org/0000-0001-6350-4861

- 1) Y. Zhang, F. Udrea, and H. Wang, Nat. Electron. 5, 723 (2022).
- Power Semiconductor Market Share, Size, Growth, Opportunity and Forecast 2022–2027, https://imarcgroup.com/power-semiconductor-market (accessed 10 November 2022).
- K. Hoo Teo, Y. Zhang, N. Chowdhury, S. Rakheja, R. Ma, Q. Xie, E. Yagyu, K. Yamanaka, K. Li, and T. Palacios, J. Appl. Phys. 130, 160902 (2021).
- 4) E. A. Jones, F. F. Wang, and D. Costinett, IEEE J. Emerg. Sel. Top. Power Electron. 4, 707 (2016).
- 5) H. Amano et al., J. Phys. Appl. Phys. 51, 163001 (2018).
- 6) A. Q. Huang, Proc. IEEE 105, 2019 (2017).
- X. She, A. Q. Huang, Ó. Lucía, and B. Ozpineci, IEEE Trans. Ind. Electron. 64, 8193 (2017).
- M. Higashiwaki, K. Sasaki, H. Murakami, Y. Kumagai, A. Koukitu, A. Kuramata, T. Masui, and S. Yamakoshi, Semicond. Sci. Technol. 31, 034001 (2016).
- 9) A. J. Green et al., APL Mater. 10, 029201 (2022).

© 2023 The Author(s). Published on behalf of The Japan Society of Applied Physics by IOP Publishing Ltd

- 10) J. A. Spencer, A. L. Mock, A. G. Jacobs, M. Schubert, Y. Zhang, and M. J. Tadjer, Appl. Phys. Rev. 9, 011315 (2022).
- 11) R. J. Kaplar, A. A. Allerman, A. M. Armstrong, M. H. Crawford, J. R. Dickerson, A. J. Fischer, A. G. Baca, and E. A. Douglas, ECS J. Solid State Sci. Technol. 6, Q3061 (2017).
- 12) A. G. Baca, A. M. Armstrong, B. A. Klein, A. A. Allerman, E. A. Douglas, and R. J. Kaplar, J. Vac. Sci. Technol. A 38, 020803 (2020).
- 13) N. Donato, N. Rouger, J. Pernot, G. Longobardi, and F. Udrea, J. Phys. Appl. Phys. 53, 093001 (2020).
- 14) H. W. Then, M. Radosavljevic, K. Jun, P. Koirala, B. Krist, T. Talukdar, N. Thomas, and P. Fischer, IEEE Trans. Electron Devices 67, 5306 (2020).
- 15) A. Q. Huang, Q. Zhu, L. Wang, and L. Zhang, CPSS Trans. Power Electron. Appl. 2, 118 (2017).
- 16) J. W. Palmour et al., 2014 IEEE 26th Int. Symp. on Power Semiconductor Devices IC's (ISPSD) (2014) p. 79, 10.1109/ISPSD.2014.6855980.
- 17) M. Xiao, Y. Ma, K. Liu, K. Cheng, and Y. Zhang, IEEE Electron Device Lett. 42, 808 (2021).
- 18) M. Xiao et al., 2021 IEEE Int. Electron Devices Meeting (IEDM) (2021) p. 5.5.1, 10.1109/IEDM19574.2021.9720714.
- 19) S. R. Bahl and P. Brohlin, 2019 IEEE Int. Reliability Physics Symp. (IRPS) (2019) p. 1.
- 20) A. A. Mohammed and S. M. Nafie, 2015 Int. Conf. on Computing, Control, Networking, Electronics and Embedded Systems Engineering (ICCNEEE) (2015) p. 447.
- 21) R. Zhang, J. P. Kozak, M. Xiao, J. Liu, and Y. Zhang, IEEE Trans. Power Electron. 35, 13409 (2020).
- 22) X. Lin, L. Ravi, D. Dong, and R. Burgos, 2021 IEEE Energy Conversion Congress and Exposition (ECCE) (2021) p. 5393.
- 23) J. Liu, R. Zhang, M. Xiao, S. Pidaparthi, H. Cui, A. Edwards, L. Baubutr, C. Drowley, and Y. Zhang, IEEE Trans. Power Electron. 36, 10959 (2021).
- 24) J. Y. Tsao et al., Adv. Electron. Mater. 4, 1600501 (2018).
- 26) B. Wang, R. Zhang, H. Wang, Q. He, Q. Song, Q. Li, F. Udrea, and Y. Zhang, IEEE Electron Device Lett. 44, 217 (2023).
- 25) Y. Zhang and T. Palacios, IEEE Trans. Electron Devices 67, 3960 (2020).
- 27) M. Xiao et al., IEEE Trans. Power Electron. **36**, 8565 (2021).
- 28) R. Zhang, J. Liu, Q. Li, S. Pidaparthi, A. Edwards, C. Drowley, and Y. Zhang, IEEE Trans. Power Electron. 37, 6253 (2022).
- 29) Y. Zhao, H. Niwa, and T. Kimoto, Jpn. J. Appl. Phys. 58, 018001 (2018).
- 30) R. Raghunathan and B. J. Baliga, Solid-State Electron. 43, 199 (1999).
- 31) T. Maeda, T. Narita, S. Yamada, T. Kachi, T. Kimoto, M. Horita, and J. Suda, J. Appl. Phys. **129**, 185702 (2021).
- 32) D. Ji, B. Ercan, and S. Chowdhury, Appl. Phys. Lett. 115, 073503 (2019).
- P. Singh, IN<sup>TEL</sup>EC 2004. 26th Annual Int. Telecommunications Energy Conf. (2004) p. 499.
- 34) N. Ren, H. Hu, X. Lyu, J. Wu, H. Xu, R. Li, Z. Zuo, K. Wang, and K. Sheng, Solid-State Electron. 152, 33 (2019).
- 35) I. Dchar, M. Zolkos, C. Buttay, and H. Morel, 2017 IEEE Applied Power Electronics Conf. and Exposition (APEC) (2017) p. 2263.
- 36) G. Meneghesso, M. Meneghini, and E. Zanoni, Jpn. J. Appl. Phys. 53, 100211 (2014).
- 37) Y. Zhang, A. Zubair, Z. Liu, M. Xiao, J. A. Perozek, Y. Ma, and T. Palacios, Semicond. Sci. Technol. 36, 054001 (2021).
- 38) Y. Zhang, M. Sun, J. Perozek, Z. Liu, A. Zubair, D. Piedra, N. Chowdhury, X. Gao, K. Shepard, and T. Palacios, IEEE Electron Device Lett. 40, 75 (2019).
- 39) Y. Zhang, M. Sun, D. Piedra, J. Hu, Z. Liu, Y. Lin, X. Gao, K. Shepard, and T. Palacios, 2017 IEEE Int. Electron Devices Meeting (IEDM) (2017) p. 9.2.1, 10.1109/IEDM.2017.8268357.
- 40) M. Sun, Y. Zhang, X. Gao, and T. Palacios, IEEE Electron Device Lett. 38, 509 (2017).
- 41) H. Wang, M. Xiao, K. Sheng, T. Palacios, and Y. Zhang, IEEE J. Emerg. Sel. Top. Power Electron. 9, 2235 (2021).
- 42) W. Li, K. Nomoto, Z. Hu, T. Nakamura, D. Jena, and H. G. Xing, 019 IEEE Int. Electron Devices Meeting (IEDM) (2019) p. 12.4.1.
- 43) Z. Hu, K. Nomoto, W. Li, N. Tanen, K. Sasaki, A. Kuramata, T. Nakamura, D. Jena, and H. G. Xing, IEEE Electron Device Lett. 39, 869 (2018).
- 44) M. Xiao, X. Gao, T. Palacios, and Y. Zhang, Appl. Phys. Lett. 114, 163503 (2019).
- 45) Y. Ma, M. Xiao, Z. Du, H. Wang, and Y. Zhang, IEEE Trans. Electron Devices 68, 4854 (2021).
- 46) Y. Ma et al., 2021 33rd Int. Symp. on Power Semiconductor Devices and ICs (ISPSD) (2021) p. 139, 10.23919/ISPSD50666.2021.9452203.
- 47) Y. Ma, M. Xiao, Z. Du, X. Yan, K. Cheng, M. Clavel, M. K. Hudait, I. Kravchenko, H. Wang, and Y. Zhang, Appl. Phys. Lett. **117**, 143506 (2020).

- 48) J. Liu, M. Xiao, R. Zhang, S. Pidaparthi, H. Cui, A. Edwards, M. Craven, L. Baubutr, C. Drowley, and Y. Zhang, IEEE Trans. Electron Devices 68, 2025 (2021).
- 49) C. Zhou, Q. Jiang, S. Huang, and K. J. Chen, IEEE Electron Device Lett. 33, 1132 (2012).
- 50) Y. Zhang, M. Sun, D. Piedra, M. Azize, X. Zhang, T. Fujishima, and T. Palacios, IEEE Electron Device Lett. 35, 618 (2014).
- 51) Y. Zhang et al., IEEE Trans. Electron Devices 62, 2155 (2015).
- 52) Y. Zhang, H. Y. Wong, M. Sun, S. Joglekar, L. Yu, N. A. Braga, R. V. Mickevicius, and T. Palacios, 2015 IEEE Int. Electron Devices Meeting (IEDM) (2015) p. 35.1.1, 10.1109/IEDM.2015.7409830.
- 53) Y. Zhang, D. Piedra, M. Sun, J. Hennig, A. Dadgar, L. Yu, and T. Palacios, IEEE Electron Device Lett. 38, 248 (2017).
- 54) Y. Zhang, M. Yuan, N. Chowdhury, K. Cheng, and T. Palacios, IEEE Electron Device Lett. 39, 715 (2018).
- 55) J. Liu, M. Xiao, R. Zhang, S. Pidaparthi, C. Drowley, L. Baubutr, A. Edwards, H. Cui, C. Coles, and Y. Zhang, IEEE Electron Device Lett. 41, 1328 (2020).
- 56) A. Rose, Phys. Rev. 97, 1538 (1955).
- 57) A. A. Grinberg, S. Luryi, M. R. Pinto, and N. L. Schryer, IEEE Trans. Electron Devices 36, 1162 (1989).
- 58) Y. Zhang, A. Dadgar, and T. Palacios, J. Phys. Appl. Phys. 51, 273001 (2018).
- 59) M. Borga, M. Meneghini, I. Rossetto, S. Stoffels, N. Posthuma, M. Van Hove, D. Marcon, S. Decoutere, G. Meneghesso, and E. Zanoni, IEEE Trans. Electron Devices 64, 3616 (2017).
- 60) M. Meneghini et al., J. Appl. Phys. 130, 181101 (2021).
- 62) X. Li et al., IEEE Trans. Electron Devices 66, 553 (2019)
- 61) D. Cornigli, S. Reggiani, E. Gnani, A. Gnudi, G. Baccarani, P. Moens, P. Vanmeerbeek, A. Banerjee, and G. Meneghesso, 2015 IEEE Int. Electron Devices Meeting (IEDM) (2015) p. 5.3.1.
- 63) M. Borga, M. Meneghini, S. Stoffels, X. Li, N. Posthuma, M. Van Hove, S. Decoutere, G. Meneghesso, and E. Zanoni, IEEE Trans. Electron Devices 65, 2765 (2018).
- 64) W. Saito, T. Suwa, T. Uchihara, T. Naka, and T. Kobayashi, Microelectron. Reliab. 55, 1682 (2015).
- 65) B. Brar, K. Boutros, R. E. DeWarnes, V. Tilak, R. Shealy, and L. Eastman, Proc. IEEE Lester Eastman Conf. on High Performance Devices (2002) p. 487.
- 66) Y. Cheng, Y. Wang, S. Feng, Z. Zheng, T. Chen, G. Lyu, Y. H. Ng, and K. J. Chen, Appl. Phys. Lett. 118, 163502 (2021).
- 67) Y. Uemoto, M. Hikita, H. Ueno, H. Matsuo, H. Ishida, M. Yanagihara, T. Ueda, T. Tanaka, and D. Ueda, IEEE Trans. Electron Devices 54, 3393 (2007).
- 68) H. Okita et al., IEEE Trans. Electron Devices 64, 1026 (2017).
- 69) J. P. Kozak, Q. Song, R. Zhang, Y. Ma, J. Liu, Q. Li, W. Saito, and Y. Zhang, IEEE Trans. Power Electron. 38, 435 (2023).
- 70) J. P. Kozak, R. Zhang, Q. Song, J. Liu, W. Saito, and Y. Zhang, IEEE Electron Device Lett. 42, 505 (2021).
- 71) Q. Song, J. P. Kozak, Y. Ma, J. Liu, R. Zhang, R. Volkov, D. Sherman, K. V. Smith, W. Saito, and Y. Zhang, 2022 IEEE Int. Reliability Physics Symp. (IRPS) (2022) p. 10B.4, 10.1109/IRPS48227.2022.9764548.
- 72) J. P. Kozak, Q. Song, J. Liu, R. Zhang, Q. Li, W. Saito, and Y. Zhang, 2022 IEEE Int. Reliability Physics Symp. (IRPS) (2022) p. P22, 10.1109/ IRPS48227.2022.9764463.
- 73) J. Lutz and R. Baburske, Microelectron. Reliab. 52, 475 (2012).
- 75) R. Zhang, J. P. Kozak, Q. Song, M. Xiao, J. Liu, and Y. Zhang, 2020 IEEE Int. Electron Devices Meeting (IEDM) (2020) p. 23.3.1, 10.1109/ IEDM13553.2020.9371904.
- 74) Y. Wang, M. Hua, G. Tang, J. Lei, Z. Zheng, J. Wei, and K. J. Chen, IEEE Electron Device Lett. 39, 1366 (2018).
- 76) X. Lou and Q. Li, 2022 IEEE Applied Power Electronics Conf. and Exposition (APEC) (2022) p. 1004.
- 77) Y. Cao, M. Ngo, N. Yan, Y. Bai, D. Dong, R. Burgos, and I. Agirman, 2021 IEEE Applied Power Electronics Conf. and Exposition (APEC) (2021) p. 640.
- 78) Z. Liu, F. C. Lee, Q. Li, and Y. Yang, IEEE J. Emerg. Sel. Top. Power Electron. 4, 799 (2016).
- 79) C. DiMarino and B. Hull, 2015 IEEE 3rd Workshop on Wide Bandgap Power Devices and Applications (WiPDA) (2015) p. 263.
- 81) R. Zhang, J. P. Kozak, J. Liu, M. Xiao, and Y. Zhang, 2020 IEEE Int. Reliability Physics Symp. (IRPS) (2020) p. 1, 10.1109/ IRPS45951.2020.9129324.
- 80) M. D. Kelley, B. N. Pushpakaran, and S. B. Bayne, IEEE Trans. Power Electron. 32, 6405 (2017).

© 2023 The Author(s). Published on behalf of The Japan Society of Applied Physics by IOP Publishing Ltd

SC0806-11

- 83) Q. Song, J. P. Kozak, M. Xiao, Y. Ma, B. Wang, R. Zhang, R. Volkov, K. Smith, T. Baksht, and Y. Zhang, 2021 IEEE 8th Workshop on Wide Bandgap Power Devices and Applications (WiPDA) (2021) p. 28, 10.1109/ WiPDA49284.2021.9645143.
- 82) F. Zhou et al., IEEE Trans. Power Electron. 37, 1223 (2022).
- 84) Q. Song, R. Zhang, J. P. Kozak, J. Liu, Q. Li, and Y. Zhang, IEEE Trans. Power Electron. 37, 4148 (2022).
- 85) Q. Song, R. Zhang, J. P. Kozak, J. Liu, Q. Li, and Y. Zhang, 2021 IEEE Int. Reliability Physics Symp. (IRPS) p. 1, 10.1109/ IRPS46558.2021.9405208.
- 86) F. Zhou, W. Xu, F. Ren, Y. Xia, L. Wu, T. Zhu, D. Chen, R. Zhang, Y. Zheng, and H. Lu, IEEE Trans. Power Electron. 37, 26 (2022).
- 87) W. Xu, F. Zhou, Q. Liu, F. Ren, D. Zhou, D. Chen, R. Zhang, Y. Zheng, and H. Lu, IEEE Electron Device Lett. 42, 1743 (2021).
- 88) C. Zhang, S. Li, W. Lu, S. Liu, Y. Ma, J. Huang, J. Wei, L. Zhang, and W. Sun, IEEE Trans. Power Electron. 37, 11507 (2022).
- 89) B. Shankar et al., 2022 IEEE Int. Reliability Physics Symp. (IRPS) (2022) p. 2B.2.
- 90) J. P. Kozak, R. Zhang, J. Liu, Q. Song, M. Xiao, and Y. Zhang, 2020 IEEE Energy Conversion Congress and Exposition (ECCE) (2020) p. 677, 10.1109/ECCE44975.2020.9235461.
- 91) J. P. Kozak, Q. Song, R. Zhang, J. Liu, and Y. Zhang, 2021 IEEE Int. Reliability Physics Symp. (IRPS) (2021) p. 1, 10.1109/ IRPS46558.2021.9405173.
- 92) Q. Song, R. Zhang, J. P. Kozak, J. Liu, Q. Li, and Y. Zhang, 2021 IEEE Applied Power Electronics Conf. and Exposition (APEC) (2021) p. 363, 10.1109/APEC42165.2021.9487252.
- 93) S. Li, S. Liu, C. Zhang, L. Qian, S. Xin, C. Ge, and W. Sun, IEEE Trans. Ind. Electron. 69, 5041 (2022).
- 94) M. H. Ahmed, F. C. Lee, and Q. Li, IEEE J. Emerg. Sel. Top. Power Electron. 9, 702 (2021).
- 95) R. Zhang, Q. Song, Q. Li, and Y. Zhang, 2022 IEEE Applied Power Electronics Conf. and Exposition (APEC) (2022) p. 175, 10.1109/ APEC43599.2022.9773713.
- 96) P. J. Corvini and J. E. Bowers, J. Appl. Phys. 82, 259 (1997).
- 97) X. Zou, X. Zhang, X. Lu, C. W. Tang, and K. M. Lau, IEEE Electron Device Lett. 37, 1158 (2016).
- 98) C.-H. Lin et al., IEEE Electron Device Lett. 40, 1487 (2019).
- 99) R. Zhang, Q. Song, Q. Li, and Y. Zhang, IEEE Trans. Power Electron. accepted, 1 (2023).
- 100) M. J. Uren, M. Silvestri, M. Cäsar, G. A. M. Hurkx, J. A. Croon, J. Šonský, and M. Kuball, IEEE Electron Device Lett. 35, 327 (2014).
- 101) M. Meneghini, P. Vanmeerbeek, R. Silvestri, S. Dalcanale, A. Banerjee, D. Bisi, E. Zanoni, G. Meneghesso, and P. Moens, IEEE Trans. Electron Devices 62, 782 (2015).
- 102) J. Liu, M. Xiao, Y. Zhang, S. Pidaparthi, H. Cui, A. Edwards, L. Baubutr, W. Meier, C. Coles, and C. Drowley, 2020 IEEE Int. Electron Devices Meeting (IEDM) (2020) p. 23.2.1, 10.1109/IEDM13553.2020.9372048.
- 103) R. Zhang, J. Liu, Q. Li, S. Pidaparthi, A. Edwards, C. Drowley, and Y. Zhang, IEEE Electron Device Lett. 43, 366 (2022).
- 104) J. Liu, R. Zhang, M. Xiao, S. Pidaparthi, H. Cui, A. Edwards, C. Drowley, and Y. Zhang, IEEE Trans. Power Electron. 37, 5433 (2022).
- 105) R. Zhang, J. Liu, Q. Li, S. Pidaparthi, A. Edwards, C. Drowley, and Y. Zhang, 2022 IEEE Int. Reliability Physics Symp. (IRPS) (2022) p. 1, 10.1109/IRPS48227.2022.9764569.

- 106) R. Zhang, J. Liu, Q. Li, S. Pidaparthi, A. Edwards, C. Drowley, and Y. Zhang, 2022 IEEE 34th Int. Symp. on Power Semiconductor Devices and ICs (ISPSD) (2022) p. 205, 10.1109/ISPSD49238.2022.9813618.
- 107) A. Nakajima, H. Hirai, Y. Miura, and S. Harada, 2021 IEEE Int. Electron Devices Meeting (IEDM) (2021) p. 36.5.1.
- 108) G. Lyu, S. Feng, L. Zhang, T. Chen, J. Wei, and K. J. Chen, IEEE Electron Device Lett. 43, 1826 (2022).
- 109) M. Xiao, X. Yan, J. Xie, E. Beam, Y. Cao, H. Wang, and Y. Zhang, Appl. Phys. Lett. 117, 183502 (2020).
- 110) M. Xiao, Z. Du, J. Xie, E. Beam, X. Yan, K. Cheng, H. Wang, Y. Cao, and Y. Zhang, Appl. Phys. Lett. 116, 053503 (2020).
- 111) Y. Ma, M. Xiao, R. Zhang, H. Wang, and Y. Zhang, IEEE J. Electron Devices Soc. 8, 42 (2020).
- 112) M. Xiao et al., 2022 IEEE Int. Electron Devices Meeting (IEDM) (2022) p. 35.6.1, 10.1109/IEDM45625.2022.10019405.
- 113) M. Xiao et al., 2020 IEEE Int. Electron Devices Meeting (IEDM) (2020) p. 5.4.1, 10.1109/IEDM13553.2020.9372025.
- 114) Y. Kokubun, S. Kubo, and S. Nakagomi, Appl. Phys. Express 9, 091101 (2016).
- 115) H. H. Gong, X. H. Chen, Y. Xu, F.-F. Ren, S. L. Gu, and J. D. Ye, Appl. Phys. Lett. 117, 022104 (2020).
- 116) X. Lu, X. Zhou, H. Jiang, K. W. Ng, Z. Chen, Y. Pei, K. M. Lau, and G. Wang, IEEE Electron Device Lett. 41, 449 (2020).
- 117) Y. Wang et al., IEEE Trans. Power Electron. **37**, 3743 (2022).
- 118) B. Wang, M. Xiao, J. Spencer, Y. Qin, K. Sasaki, M. J. Tadjer, and Y. Zhang, IEEE Electron Device Lett. 44, 221 (2023).
- 119) Y. Liu et al., IEEE Electron Device Lett. 42, 509 (2021).
- 120) J. Montes, C. Yang, H. Fu, T.-H. Yang, K. Fu, H. Chen, J. Zhou, X. Huang, and Y. Zhao, Appl. Phys. Lett. 114, 162103 (2019).
- 121) F. Schuster, M. Hetzl, S. Weiszer, M. Wolfer, H. Kato, C. E. Nebel, J. A. Garrido, and M. Stutzmann, J. Appl. Phys. 118, 154303 (2015).
- 122) Y. Zhang, K. H. Teo, and T. Palacios, IEEE Trans. Electron Devices 63, 2340 (2016).
- 123) P. Sittimart, S. Ohmagari, T. Matsumae, H. Umezawa, and T. Yoshitake, AIP Adv. 11, 105114 (2021).
- 124) F. Udrea, G. Deboy, and T. Fujihira, IEEE Trans. Electron Devices 64, 720 (2017).
- 125) T. Masuda, Y. Saito, T. Kumazawa, T. Hatayama, and S. Harada, 2018 IEEE Int. Electron Devices Meeting (IEDM) (2018) p. 8.1.1.
- 126) M. Domeij, B. Breitholtz, M. Östling, and J. Lutz, Appl. Phys. Lett. 74, 3170 (1999).
- 127) J. Lutz and M. Domeij, Microelectron. Reliab. 43, 529 (2003).
- 128) R. Zhang, X. Lin, J. Liu, S. Mocevic, D. Dong, and Y. Zhang, IEEE Trans. Power Electron. 36, 2033 (2021).
- 129) T. Kimoto and Y. Yonezawa, Mater. Sci. Semicond. Process. 78, 43 (2018).
- 130) Y. Zhang, M. Sun, Z. Liu, D. Piedra, M. Pan, X. Gao, Y. Lin, A. Zubair, L. Yu, and T. Palacios, 2016 IEEE Int. Electron Devices Meeting (IEDM) (2016) p. 10.2.1, 10.1109/IEDM.2016.7838386.
- 131) S. Han, S. Yang, and K. Sheng, IEEE Electron Device Lett. 40, 1040 (2019).
- 132) X. Guo et al., IEEE Electron Device Lett. 42, 473 (2021).
- 133) H. Zhou et al., IEEE Electron Device Lett. 40, 1788 (2019).