Yu, OscarYeh, Chih-Shen2020-08-062020-08-062020-02-03http://hdl.handle.net/10919/99576The increasing usage of LLC-type dc-dc converters in utility, automotive, and power distribution applications has led to a push for a further increase in the converter’s operating load range and efficiency. The secondary-side rectifier remains one of the lossiest areas in the converter, alluring designers to synchronous rectification (SR). One method is drain-source SR for cyclically adaptive, closed loop SR. However, when utilized, a severe current oscillation can be observed. An increase in SR duty cycle results in an increase in conduction time of the SR channel over the body diode. This issue becomes increasingly prevalent due to the usage of wide band-gap MOSFETs with high reverse drops and low sensed signal strength. This results in a current oscillation effect, leading to inconsistent SR operation, output ripple, and high EMI. In this paper, the issue is root caused analyzed. A method of improving drain-source SR for light-load SR operation is proposed. The method is prototyped on an FPGA to alleviate the issue on a 600-V in/340-V out 2.5-kW LLC-DCX (DC transformer) power converter.10 pagesapplication/pdfenCreative Commons Attribution 4.0 Internationaldc-dc power converterspower electronicsrectifierspulse width modulation convertersDrain-Source Synchronous Rectifier Oscillation Mitigation in Light-Load ConditionsArticle - RefereedIEEE Open Journal of Power Electronicshttps://doi.org/10.1109/ojpel.2019.29626621