Multi-processor logic simulation at the chip level

dc.contributor.authorRoumeliotis, Emmanuelen
dc.contributor.committeechairArmstrong, J.R.en
dc.contributor.committeememberBesieris, loannis M.en
dc.contributor.committeememberBrown, E.en
dc.contributor.committeememberGray, G.en
dc.contributor.committeememberNunnally, Charles E.en
dc.contributor.departmentElectrical Engineeringen
dc.date.accessioned2016-05-23T15:20:33Zen
dc.date.available2016-05-23T15:20:33Zen
dc.date.issued1986en
dc.description.abstractThis dissertation presents the design and development of a multi-processor logic simulator. After an introduction to parallel processing, the concept of distributed simulation is described as well as the possibility of deadlock in a distributed system. It is proven that the proposed system does not deadlock. Next, the modeling techniques are discussed along with the timing mechanisms used for logic simulation. A new approach, namely process oriented simulation is studied in depth. It is shown that modeling for this kind of simulation is more efficient regarding modeling ease, computer memory and simulation time, than existing simulation methods. The hardware design of the multi-processor system and the algorithms for synchronization and signal interchange between the processors are presented next. An algorithm for an efficient partitioning of the digital network to be simulated among the processors of the system is also described. Apart from the simulation of a single digital network, the simulator can also be used for fault simulation and design verification. Regarding fault simulation, the fault injection and fault detection techniques are presented. The experimental results obtained by running the multi-processor simulator are compared with the theoretical estimates as well as with results obtained by other multi-processor systems. The comparison shows that the proposed simulator exhibits the estimated performance. Finally, the design of a common bus interface is given. This interface will connect the processors of the system directly without the intervention of a hard disk which was used for the development and testing of the system.en
dc.description.degreePh. D.en
dc.format.extentix, 178 leavesen
dc.format.mimetypeapplication/pdfen
dc.identifier.urihttp://hdl.handle.net/10919/71180en
dc.language.isoen_USen
dc.publisherVirginia Polytechnic Institute and State Universityen
dc.relation.isformatofOCLC# 13868468en
dc.rightsIn Copyrighten
dc.rights.urihttp://rightsstatements.org/vocab/InC/1.0/en
dc.subject.lccLD5655.V856 1986.R685en
dc.subject.lcshMultiprocessors -- Design and constructionen
dc.subject.lcshParallel processing (Electronic computers) -- Designen
dc.subject.lcshDigital integrated circuits -- Design -- Data processingen
dc.subject.lcshLogic circuits -- Design -- Data processingen
dc.subject.lcshDigital computer simulationen
dc.titleMulti-processor logic simulation at the chip levelen
dc.typeDissertationen
dc.type.dcmitypeTexten
thesis.degree.disciplineElectrical Engineeringen
thesis.degree.grantorVirginia Polytechnic Institute and State Universityen
thesis.degree.leveldoctoralen
thesis.degree.namePh. D.en

Files

Original bundle
Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
LD5655.V856_1986.R685.pdf
Size:
7.14 MB
Format:
Adobe Portable Document Format