High-κ Gate Dielectric on Tunable Tensile Strained Germanium Heterogeneously Integrated on Silicon: Role of Strain, Process, and Interface States
dc.contributor.author | Hudait, Mantu K. | en |
dc.contributor.author | Clavel, Michael B. | en |
dc.contributor.author | Karthikeyan, Sengunthar | en |
dc.contributor.author | Bodnar, Robert J. | en |
dc.date.accessioned | 2025-03-03T14:05:07Z | en |
dc.date.available | 2025-03-03T14:05:07Z | en |
dc.date.issued | 2023-08-17 | en |
dc.description.abstract | Tensile strained germanium (ϵ-Ge) layers heterogeneously integrated on Si substrates are of technological importance for nanoscale transistors and photonics. In this work, the tunable tensile strained (0% to 1.2%) ϵ-Ge layers were grown by solid source molecular beam epitaxy using GaAs and linearly graded InxGa1-xAs as intermediate buffers, and their structural and metal-oxide semiconductor capacitor (MOS-Cs) properties were analyzed as a function of strain and process conditions. X-ray topography measurements displayed no visible thermal crack and a low thermal stress of ∼50 MPa. Temperature dependent strain relaxation properties, studied by X-ray and Raman analyses, confirmed that the tensile strain amount of 1.2% was well preserved within the ϵ-Ge layer when annealed up to 550 °C. Further, transmission electron microscopic study revealed a good quality 1.2% strained ϵ-Ge/In0.17Ga0.83As heterointerface. In addition, unstrained Ge (0% ϵ-Ge) MOS-Cs with atomic layer deposited Al2O3 and thermally grown GeO2 composite gate dielectrics of varying oxidation times (0.25-7.5 min) at 550 °C exhibited a low interface state density (Dit) of ∼2.5 × 1011 eV-1 cm-2 at 5 min oxidation duration. The minimum oxidation time needed for good capacitance-voltage (C-V) characteristics on 0.2% ϵ-Ge is inadequate to accomplish similar C-V characteristics on 1.2% ϵ-Ge MOS-C, due to the higher strain field impeding the formation of the GeO2 interface passivation layer at lower oxidation duration. In addition, with the trade-off between the minimum Dit and minimum equivalent oxide thickness values, ∼1.5 min is found to be an optimum oxidation time for good quality 1.2% ϵ-Ge MOS-C. The minimum Dit values of 1.36 × 1011 and 2.06 × 1011 eV-1 cm-2 for 0.2% and 1.2% ϵ-Ge, respectively, were determined for 4 nm Al2O3 with 5 min thermal oxidation at 550 °C. Therefore, the successful monolithic integration of tunable tensile strain Ge on Si with structural defects and MOS-Cs analyses offer a path for the development of tensile strained Ge-based nanoscale transistors. | en |
dc.description.version | Accepted version | en |
dc.format.extent | Pages 4792-4804 | en |
dc.identifier.doi | https://doi.org/10.1021/acsaelm.3c00568 | en |
dc.identifier.eissn | 2637-6113 | en |
dc.identifier.issn | 2637-6113 | en |
dc.identifier.issue | 9 | en |
dc.identifier.orcid | Hudait, Mantu [0000-0002-9789-3081] | en |
dc.identifier.orcid | Bodnar, Robert [0000-0002-3549-2071] | en |
dc.identifier.uri | https://hdl.handle.net/10919/124759 | en |
dc.identifier.volume | 5 | en |
dc.publisher | ACS | en |
dc.relation.uri | https://pubs.acs.org/doi/10.1021/acsaelm.3c00568 | en |
dc.rights | In Copyright | en |
dc.rights.uri | http://rightsstatements.org/vocab/InC/1.0/ | en |
dc.subject | Germanium | en |
dc.subject | Al2O3 | en |
dc.subject | Molecularbeam epitaxy | en |
dc.subject | Atomic layer deposition | en |
dc.title | High-κ Gate Dielectric on Tunable Tensile Strained Germanium Heterogeneously Integrated on Silicon: Role of Strain, Process, and Interface States | en |
dc.title.serial | ACS Applied Electronic Materials | en |
dc.type | Article - Refereed | en |
dc.type.other | Article | en |
pubs.organisational-group | Virginia Tech | en |
pubs.organisational-group | Virginia Tech/Science | en |
pubs.organisational-group | Virginia Tech/Science/Geosciences | en |
pubs.organisational-group | Virginia Tech/Engineering | en |
pubs.organisational-group | Virginia Tech/Engineering/Electrical and Computer Engineering | en |
pubs.organisational-group | Virginia Tech/University Distinguished Professors | en |
pubs.organisational-group | Virginia Tech/All T&R Faculty | en |
pubs.organisational-group | Virginia Tech/Engineering/COE T&R Faculty | en |
pubs.organisational-group | Virginia Tech/Science/COS T&R Faculty | en |