Design of a Low Power Delta Sigma Modulator for Analog to Digital Conversion

dc.contributor.authorItskovich, Mikhailen
dc.contributor.committeechairHa, Dong Samen
dc.contributor.committeememberTront, Joseph G.en
dc.contributor.committeememberReed, Jeffrey H.en
dc.contributor.departmentElectrical and Computer Engineeringen
dc.date.accessioned2014-03-14T20:44:41Zen
dc.date.adate2003-12-16en
dc.date.available2014-03-14T20:44:41Zen
dc.date.issued2003-09-01en
dc.date.rdate2004-12-16en
dc.date.sdate2003-09-03en
dc.description.abstractThe growing demand of “System on a Chip” applications necessitates integration of multiple devices on the same chip. Analog to Digital conversion is essential to interfacing digital systems to external devices such as sensors. This presents a difficulty since high precision analog devices do not mix well with high speed digital circuits. The digital environment constraints put demand on the analog portion to be resource efficient and noise tolerant at the same time. Even more demanding, Analog to Digital converters must consume a small amount of power since “System on a Chip” circuits often target portable applications. Analog to digital conversion based on Delta Sigma modulation offers an optimal solution to the above problems. It is based on digital signal processing theory and offers benefits such as small footprint, high precision, noise de-sensitivity, and low power consumption. This thesis presents a methodology for designing low power Delta Sigma modulators using a combination of modern circuit design techniques. The developed techniques have resulted in several modulators that satisfy the initial design parameters. We applied this method to design three different modulators in the 0.35um digital CMOS technology with a 3.3V supply voltage. A first order Self-Referenced modulator has a resolution of 8 bits and the lowest power consumption at 75 uW. The most successful design is the second order Self Referenced modulator that produces 12 bits of resolution with a power consumption of 87 uW. A second order Floating Gate modulator possesses features for high noise rejection, and produces 10 bits of resolution while consuming 276 uW. It is concluded that self-referenced modulators dissipate less power and offer higher performance as compared more complicated circuits such as the floating gate modulator.en
dc.description.degreeMaster of Scienceen
dc.identifier.otheretd-09032003-094041en
dc.identifier.sourceurlhttp://scholar.lib.vt.edu/theses/available/etd-09032003-094041en
dc.identifier.urihttp://hdl.handle.net/10919/34901en
dc.publisherVirginia Techen
dc.relation.haspartMSThesis.pdfen
dc.rightsIn Copyrighten
dc.rights.urihttp://rightsstatements.org/vocab/InC/1.0/en
dc.subjectmodulatoren
dc.subjectlow poweren
dc.subjectdelta sigmaen
dc.subjectADCen
dc.titleDesign of a Low Power Delta Sigma Modulator for Analog to Digital Conversionen
dc.typeThesisen
thesis.degree.disciplineElectrical and Computer Engineeringen
thesis.degree.grantorVirginia Polytechnic Institute and State Universityen
thesis.degree.levelmastersen
thesis.degree.nameMaster of Scienceen

Files

Original bundle
Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
MSThesis.pdf
Size:
616.87 KB
Format:
Adobe Portable Document Format

Collections