Gate level coverage of a behavioral test generator

dc.contributor.authorBaweja, Gunjeetsinghen
dc.contributor.committeechairArmstrong, James R.en
dc.contributor.committeememberCyre, Walling R.en
dc.contributor.committeememberGray, Festus Gailen
dc.contributor.departmentElectrical Engineeringen
dc.date.accessioned2014-03-14T21:49:23Zen
dc.date.adate2009-11-10en
dc.date.available2014-03-14T21:49:23Zen
dc.date.issued1993-03-12en
dc.date.rdate2009-11-10en
dc.date.sdate2009-11-10en
dc.description.abstractUse of traditional gate level test generation techniques is prohibitively expensive and time consuming for VLSI chips. High level approaches to test generation have been proposed to improve the efficiency of test generation, e.g., the Behavioral Test Generator developed at Virginia Tech generates test vectors from high level Behavioral VHDL descriptions. To validate the utility of these test vectors, it needs to be established that they provide adequate coverage at the gate level. This thesis shows that test vectors obtained from the Behavioral Test Generator provide adequate coverage for the equivalent gate level circuit. A system that was developed to effectively evaluate the test vectors is presented. The implementation of Heuristic Test Generator to improve the coverage of the Behavioral Test Generator is explained.en
dc.description.degreeMaster of Scienceen
dc.format.extentx, 158 leavesen
dc.format.mediumBTDen
dc.format.mimetypeapplication/pdfen
dc.identifier.otheretd-11102009-020104en
dc.identifier.sourceurlhttp://scholar.lib.vt.edu/theses/available/etd-11102009-020104/en
dc.identifier.urihttp://hdl.handle.net/10919/45598en
dc.language.isoenen
dc.publisherVirginia Techen
dc.relation.haspartLD5655.V855_1993.B394.pdfen
dc.relation.isformatofOCLC# 28513985en
dc.rightsIn Copyrighten
dc.rights.urihttp://rightsstatements.org/vocab/InC/1.0/en
dc.subject.lccLD5655.V855 1993.B394en
dc.subject.lcshGate array circuitsen
dc.titleGate level coverage of a behavioral test generatoren
dc.typeThesisen
dc.type.dcmitypeTexten
thesis.degree.disciplineElectrical Engineeringen
thesis.degree.grantorVirginia Polytechnic Institute and State Universityen
thesis.degree.levelmastersen
thesis.degree.nameMaster of Scienceen

Files

Original bundle
Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
LD5655.V855_1993.B394.pdf
Size:
3.72 MB
Format:
Adobe Portable Document Format

Collections