Implementation of DPA-Resistant Circuit for FPGA

dc.contributor.authorYu, Pengyuanen
dc.contributor.committeechairSchaumont, Patrick R.en
dc.contributor.committeememberHsiao, Michael S.en
dc.contributor.committeememberShukla, Sandeep K.en
dc.contributor.departmentElectrical and Computer Engineeringen
dc.date.accessioned2014-03-14T20:34:38Zen
dc.date.adate2007-05-16en
dc.date.available2014-03-14T20:34:38Zen
dc.date.issued2007-04-24en
dc.date.rdate2007-05-16en
dc.date.sdate2007-04-30en
dc.description.abstractIn current Field-Programmable-Logic Architecture (FPGA) design flows, it is very hard to control the routing of submodules. It is thus very hard to make an identical copy of an existing circuit within the same FPGA fabric. We have solved this problem in a way that still enables us to modify the logic function of the copied submodule. Our technique has important applications in the design of side-channel resistant implementations in FPGA. Starting from an existing single-ended design, we are able to create a complementary circuit. The resulting overall circuit strongly reduces the power-consumption-dependent information leaks. We will show all the necessary steps needed to implement secure circuits on a FPGA, from initial design stage all the way to verification of the level of security through laboratory measurements. We show that the direct mapping of a secure ASIC circuit-style in an FPGA does not preserve the same level of security, unless our symmetrical routing technique is employed. We demonstrate our approach on an FPGA prototype of a cryptographic design, and show through power-measurements followed by side-channel power analysis that secure logic implemented with our approach is resistant whereas non-routing-aware directly mapped circuit can be successfully attacked.en
dc.description.degreeMaster of Scienceen
dc.identifier.otheretd-04302007-134556en
dc.identifier.sourceurlhttp://scholar.lib.vt.edu/theses/available/etd-04302007-134556/en
dc.identifier.urihttp://hdl.handle.net/10919/32053en
dc.publisherVirginia Techen
dc.relation.haspartThesis.pdfen
dc.rightsIn Copyrighten
dc.rights.urihttp://rightsstatements.org/vocab/InC/1.0/en
dc.subjectDifferential Power Analysisen
dc.subjectSecure Circuiten
dc.subjectField programmable gate arraysen
dc.titleImplementation of DPA-Resistant Circuit for FPGAen
dc.typeThesisen
thesis.degree.disciplineElectrical and Computer Engineeringen
thesis.degree.grantorVirginia Polytechnic Institute and State Universityen
thesis.degree.levelmastersen
thesis.degree.nameMaster of Scienceen

Files

Original bundle
Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
Thesis.pdf
Size:
840.95 KB
Format:
Adobe Portable Document Format

Collections