Next Generation Design of a Frequency Data Recorder Using Field Programmable Gate Arrays

dc.contributor.authorBillian, Bruceen
dc.contributor.committeechairLiu, Yiluen
dc.contributor.committeememberNelson, Douglas J.en
dc.contributor.committeememberConners, Richard W.en
dc.contributor.departmentElectrical and Computer Engineeringen
dc.date.accessioned2014-03-14T20:43:32Zen
dc.date.adate2006-09-25en
dc.date.available2014-03-14T20:43:32Zen
dc.date.issued2005-05-10en
dc.date.rdate2007-09-25en
dc.date.sdate2006-08-15en
dc.description.abstractThe Frequency Disturbance Recorder (FDR) is a specialized data acquisition device designed to monitor fluctuations in the overall power system. The device is designed such that it can be attached by way of a standard wall power outlet to the power system. These devices then transmit their calculated frequency data through the public internet to a centralized data management and storage server. By distributing a number of these identical systems throughout the three major North American power systems, Virginia Tech has created a Frequency Monitoring Network (FNET). The FNET is composed of these distributed FDRs as well as an Information Management Server (IMS). Since frequency information can be used in many areas of power system analysis, operation and control, there are a great number of end uses for the information provided by the FNET system. The data provides researchers and other users with the information to make frequency analyses and comparisons for the overall power system. Prior to the end of 2004, the FNET system was made a reality, and a number of FDRs were placed strategically throughout the United States. The purpose of this thesis is to present the elements of a new generation of FDR hardware design. These elements will enable the design to be more flexible and to lower reliance on some vendor specific components. Additionally, these enhancements will offload most of the computational processing required of the system to a commodity PC rather than an embedded system solution that is costly in both development time and financial cost. These goals will be accomplished by using a Field Programmable Gate Array (FPGA), a commodity off-the-shelf personal computer, and a new overall system design.en
dc.description.degreeMaster of Scienceen
dc.identifier.otheretd-08152006-185857en
dc.identifier.sourceurlhttp://scholar.lib.vt.edu/theses/available/etd-08152006-185857/en
dc.identifier.urihttp://hdl.handle.net/10919/34560en
dc.publisherVirginia Techen
dc.relation.haspartthesis.pdfen
dc.rightsIn Copyrighten
dc.rights.urihttp://rightsstatements.org/vocab/InC/1.0/en
dc.subjectFrequency Disturbance Recorderen
dc.subjectFDRen
dc.subjectFNETen
dc.subjectField Programmable Gate Arrayen
dc.subjectField programmable gate arraysen
dc.subjectFrequency Monitoring Networken
dc.subjectTime Synchronizationen
dc.subjectPower System Monitoringen
dc.titleNext Generation Design of a Frequency Data Recorder Using Field Programmable Gate Arraysen
dc.typeThesisen
thesis.degree.disciplineElectrical and Computer Engineeringen
thesis.degree.grantorVirginia Polytechnic Institute and State Universityen
thesis.degree.levelmastersen
thesis.degree.nameMaster of Scienceen

Files

Original bundle
Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
thesis.pdf
Size:
1.09 MB
Format:
Adobe Portable Document Format

Collections