A test plan driven test bench generation system

dc.contributor.authorKottapalli, Saileshen
dc.contributor.committeechairArmstrong, James R.en
dc.contributor.committeememberGray, Festus Gailen
dc.contributor.committeememberCyre, Walling R.en
dc.contributor.departmentElectrical Engineeringen
dc.date.accessioned2014-03-14T21:28:02Zen
dc.date.adate2009-01-31en
dc.date.available2014-03-14T21:28:02Zen
dc.date.issued1996-05-05en
dc.date.rdate2009-01-31en
dc.date.sdate2009-01-31en
dc.description.abstractTesting and verification of large DSP models is a laborious and time consuming task. Test benches provide a platform for testing VHDL models. Development of good test benches is very critical in reducing the time, manpower and costs involved in testing of such models. Sometimes the development of test benches alone does not make the task of testing easy. High level approaches have to be developed to configure the test bench according to the required testing strategy. This would relieve the user of familiarizing himself with the details of the models to configure the test bench properly for a particular testing scenario. A test plan organizes the system requirements in terms of how these requirements will be tested. It divides the system requirements into groups and allocates a set of tests to each of the requirements groups. The main emphasis of this thesis is to develop an approach to interface a test bench with a test plan, which configures the test bench according to the test to be performed. As an illustration of this approach a test plan interface was developed for a test bench system for an Infrared Search and Track (IRST) algorithm. A requirements interface was designed to convert the primary paranleters to the form required by the test bench primitives. Enhancements were made to the previous version of the test bench primitives and a structural test bench was developed by the interconnection of the test bench primitives using a commercial schematic capture tool, Synopsys Graphical Environment (SGE). A test plan interface was designed to configure the test bench with the required input parameters for creation of test vectors according to the test plan. The test bench can be operated in iterative mode to find the limiting value of a system parameter. This thesis also describes the integration of the different elements of the test bench, developed using different computer tools, and programming languages into a single test bench generation system. A menu driven X-Windows user interface was also developed to facilitate easy operation of the test bench generation system.en
dc.description.degreeMaster of Scienceen
dc.format.extentxi, 135 leavesen
dc.format.mediumBTDen
dc.format.mimetypeapplication/pdfen
dc.identifier.otheretd-01312009-063203en
dc.identifier.sourceurlhttp://scholar.lib.vt.edu/theses/available/etd-01312009-063203/en
dc.identifier.urihttp://hdl.handle.net/10919/40835en
dc.language.isoenen
dc.publisherVirginia Techen
dc.relation.haspartLD5655.V855_1996.K685.pdfen
dc.relation.isformatofOCLC# 35101248en
dc.rightsIn Copyrighten
dc.rights.urihttp://rightsstatements.org/vocab/InC/1.0/en
dc.subjectDSP modelsen
dc.subject.lccLD5655.V855 1996.K685en
dc.titleA test plan driven test bench generation systemen
dc.typeThesisen
dc.type.dcmitypeTexten
thesis.degree.disciplineElectrical Engineeringen
thesis.degree.grantorVirginia Polytechnic Institute and State Universityen
thesis.degree.levelmastersen
thesis.degree.nameMaster of Scienceen

Files

Original bundle
Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
LD5655.V855_1996.K685.pdf
Size:
21.56 MB
Format:
Adobe Portable Document Format

Collections