Automatic verification of VHDL models

dc.contributor.authorArdeishar, Raghuen
dc.contributor.committeechairArmstrong, James R.en
dc.contributor.committeechairGray, Festus Gailen
dc.contributor.committeememberCyre, Walling R.en
dc.contributor.departmentElectrical Engineeringen
dc.date.accessioned2014-03-14T21:30:30Zen
dc.date.adate2009-03-03en
dc.date.available2014-03-14T21:30:30Zen
dc.date.issued1990-07-07en
dc.date.rdate2009-03-03en
dc.date.sdate2009-03-03en
dc.description.abstractVerification of a model describing a hardware system is very important for modeling and simulation purposes. It is necessary to ensure that the model accurately describes the hardware system. A scheme for the automatic verification of VHDL (VHSIC Hardware Description Language) models has been proposed. In the proposed scheme the specifications for the hardware system, i.e.,the timing constraints and relations between input and output signals are described by the designer in Modified Linear Time Temporal Logic,. which is an extension to traditional boolean logic and can describe timing relation between signals. A semantic similarity between temporal operators and VHDL timings and delays has been drawn and an algorithm for comparing the VHDL model and temporal specifications has been developed. Comparisons are made between the simulation results on the VHDL model and the temporal logic specifications and discrepancies are reported.en
dc.description.degreeMaster of Scienceen
dc.format.extentviii, 94 leavesen
dc.format.mediumBTDen
dc.format.mimetypeapplication/pdfen
dc.identifier.otheretd-03032009-040338en
dc.identifier.sourceurlhttp://scholar.lib.vt.edu/theses/available/etd-03032009-040338/en
dc.identifier.urihttp://hdl.handle.net/10919/41343en
dc.language.isoenen
dc.publisherVirginia Techen
dc.relation.haspartLD5655.V855_1990.A736.pdfen
dc.relation.isformatofOCLC# 22606672en
dc.rightsIn Copyrighten
dc.rights.urihttp://rightsstatements.org/vocab/InC/1.0/en
dc.subject.lccLD5655.V855 1990.A736en
dc.subject.lcshIntegrated circuits -- Models -- Quality controlen
dc.subject.lcshVHDL (Computer hardware description language)en
dc.titleAutomatic verification of VHDL modelsen
dc.typeThesisen
dc.type.dcmitypeTexten
thesis.degree.disciplineElectrical Engineeringen
thesis.degree.grantorVirginia Polytechnic Institute and State Universityen
thesis.degree.levelmastersen
thesis.degree.nameMaster of Scienceen

Files

Original bundle
Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
LD5655.V855_1990.A736.pdf
Size:
2.39 MB
Format:
Adobe Portable Document Format

Collections